Group 6: Sari Abu-Hamad Adarsh Chilkunda Drake Cote

### Workshop 1:

#### **Clock Dividers**

1. Add clk\_en to the simulation's waveform tab and then run the simulation again. Use the cursor to find the periodicity of this signal (you can select the signal and use arrow keys to reach the exact edges). Capture a waveform picture that shows two occurrences of clk\_en, and include it in the lab report. Indicate the exact period of the signal in the report.

Period: =0.496763895000 - 0.495453175000 = 0.00131072



- 2. A duty cycle is the percentage of one period in which a signal or system is active:  $D = T/P \times 100\%$ , where D is the duty cycle. T is the interval where the signal is high, and p is the period. What is the exact duty cycle of clk\_en Signal?
  - 0.496763905000 0.496763895000 = T = 1 x 10^-8
  - D = T/P x 100% = 1 x 10^-8 / 0.00131072 \* 100% = 7.62939 x 10^-4
- 3. What is the value of clk\_dv signal during the clock cycle that clk\_en is high?

0000000000000000

## 4. Draw a simple schematic/diagram of signals clk dv, clk en, and clk en d signals. It should be a translation of the corresponding Verilog code



#### **Debouncing**

## 1. What is the purpose of clk\_en\_d signal when used in expression ~step\_d[0] & step\_d[1] & clk\_en\_d? Why don't we use clk\_en?

The purpose of using the clk\_en\_d signal is to ensure inst\_vld gets set to the correct value on the rising edge of the clock. If we set inst\_vld to clk\_en, it would read the wrong value because clk\_en would not yet be high at the instant the clock goes high. Therefore, we use clock\_en\_d which stores the value of clock\_en with a delay to ensure proper assignment.

# 2. Instead of clk\_en <= clk\_dv\_inc[17], can we do clk\_en <= clk\_dv[16], making the duty cycle of clk\_en 50%? Why?

Yes since clk\_dv\_inc is assigned to clk\_dv + 1, and thus when clk\_dv overflows, the highest bit of clk\_dv\_inc (17) will be 1. The next cycle, clk\_dv will overflow to 0, so clk\_dv\_inc will be 0 + 1 = 1 and the highest bit will be 0. This allows clk\_en to be on for one clk cycle period, making the duty cycle 50%.

3. Include waveform captures that clearly show the timing relationship between clk en. step d[1], step d[0], btnS, clk en d, and inst vld.



4. Draw a simple schematic/diagram of the signals above. It should be a translation of the corresponding Verilog code.



#### **Register File**

1. Find the line of code where a register is written a non-zero value. Is this sequential logic or combinatorial logic?

On line 33, register i\_wsel gets set to i\_wdata. This is sequential logic, because it is in an always @ (posedge clk) block. This only occurs when the clock is high.

2. Find the lines of code where the register values are read out from the register file. Is this sequential or combinatorial logic? If you were to manually implement the readout logic, what kind of logic elements would you use?

The register values are read out on lines 35 and 36. This is combinational logic (it's not in the always @ posedge clk block and so doesn't depend on clock signals). If we were to manually implement the readout logic, we would use wires since o\_data\_a and o\_data\_b are assigned the values in the register file. We would also use multiplexers to select the registers from the register file to be read out.

3. Draw a circuit diagram of the register file block. It should be a translation of the corresponding Verilog code.



4. Capture a waveform that shows the first time register 3 is written with a non-zero value.



### Workshop 2

1. Identify the part of the tb.v where the instructions are sent to the UUT.

The instructions are sent to the UUT in the "initial" block of tb.v after the #1500000 wait; this occurs on lines 29-41 for the source code where all of the tskRun tasks are run.

2. Which user tasks are called in this process?

The user tasks tskRunPUSH, tskRunMULT, tskRunADD, and tskRunSEND are called in this process in order to send specific instructions to the UUT.